Detailansicht

Understanding sub-threshold SCL for ultra-low power application

Sub-threshold logic in the field of low-power digital circuit design
ISBN/EAN: 9783845444932
Umbreit-Nr.: 1243911

Sprache: Englisch
Umfang: 88 S.
Format in cm: 0.6 x 22 x 15
Einband: kartoniertes Buch

Erschienen am 13.09.2011
Auflage: 1/2011
€ 49,00
(inklusive MwSt.)
Lieferbar innerhalb 1 - 2 Wochen
  • Zusatztext
    • The book focuses on the applicability of sub-threshold source coupled logic ( STSCL ) for implementing digital circuits and systems that runs at very low voltage and promise to provide desirable performance with excellent energy savings for Sectors like bio-engineering and smart sensors development where energy consumption is required to be effectively low for longer battery life. Alongside achieving ultra-low power specification, the system must also be reliable, robust and perform under harsh conditions. In this paper logic gates are designed and analyzed, using STSCL, for implementation of digital sections in small sized smart-dust sensors which should operate at very small supply and consume extremely low power.
  • Autorenportrait
    • Sajib Roy, completed MSc in Electrical Engineering, Linköping University, Sweden. Completed Bachelors in Electrical and Electronic Engineering, East West University, Bangladesh. Lecturer, Primeasia University, Bangladesh.